Show simple item record

dc.contributor.authorFranklin, Manojen_US
dc.contributor.authorSaluja, Kewal K.en_US
dc.contributor.authorKinoshita, Kozoen_US
dc.date.accessioned2007-07-13T19:27:27Z
dc.date.available2007-07-13T19:27:27Z
dc.date.issued1990en_US
dc.identifier.citationFranklin, M., Saluja, K. K., & Kinoshita, K. (1990). Built In Self Test Algorithm For Row/Column Pattern Sensitive Faults In Ram'S. Ieee Journal Of Solid State Circuits, 25(2), 514-524.en_US
dc.identifier.urihttp://digital.library.wisc.edu/1793/10330
dc.descriptionThis material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder.en_US
dc.format.extent2043250 bytes
dc.format.mimetypeapplication/pdfen_US
dc.format.mimetypeapplication/pdf
dc.relation.ispartofhttp://www.ieee.org/en_US
dc.relation.ispartofhttp://ieeexplore.ieee.org/servlet/opac?punumber=4en_US
dc.rightsCopyright 1990 Institute of Electrical and Electronics Engineersen_US
dc.rights©20xx IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE.en_US
dc.titleBuilt-in self-test algorithm for row/column pattern sensitive faults in RAM'sen_US
dc.identifier.doihttp://dx.doi.org/10.1109/4.52179en_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record